dc.contributor.author | SUDACEVSCHI, Viorica | |
dc.contributor.author | ABABII, Victor | |
dc.contributor.author | CALUGARI, Dmitri | |
dc.contributor.author | BORDIAN, Dimitrie | |
dc.date.accessioned | 2019-11-19T09:07:48Z | |
dc.date.available | 2019-11-19T09:07:48Z | |
dc.date.issued | 2017 | |
dc.identifier.citation | SUDACEVSCHI, Viorica, ABABII, Victor, CALUGARI, Dmitri et al. Time Delay Evaluation in Printed Circuit Boards based on Timed Hard Petri Nets [Resursă electronică]. In: SIELMEN 2017: Proceedings of the 11-th international conference on electromechanical and power systems, 11-13 octombrie, 2017. Chișinău, 2017, pp. 063-065. ISBN 978-1-5386-1846-2. | en_US |
dc.identifier.isbn | 978-1-5386-1846-2 | |
dc.identifier.uri | http://repository.utm.md/handle/5014/7014 | |
dc.description | Abstract & References | en_US |
dc.description.abstract | This paper presents a synthesis method for delay time evaluation in the printed circuit boards based on Timed Hard Petri Nets. For the specification and modeling of the delay time evaluation system, Timed Synchronous Petri Nets (TSPN) are used. The transition to the hardware description of the system is achieved by translating the TSPN into Timed Hard Petri Net (HTPN). The implementation of the delay time evaluation system is done by direct mapping of the HTPN into the reconfigurable hardware architecture (FPGA). | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers | en_US |
dc.rights | Attribution-NonCommercial-NoDerivs 3.0 United States | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/3.0/us/ | * |
dc.subject | printed circuit boards | en_US |
dc.subject | Petri nets | en_US |
dc.subject | delay time | en_US |
dc.subject | hardware architecture | en_US |
dc.title | Time Delay Evaluation in Printed Circuit Boards based on Timed Hard Petri Nets | en_US |
dc.type | Article | en_US |
The following license files are associated with this item: